## 1-A Hex-Half-Bridge / Double Six-Driver

## TLE 5208-6 G

#### Overview

#### Features

- Six High-Side and six Low-Side-Drivers
- Free configurable as switch, half-bridge or H-bridge
- Optimized for DC motor management applications
- 0.6 A continuous (1 A peak) current per switch
- $R_{\text{DS ON}}$ ; typ.1  $\Omega$ , @ 25 °C per switch
- Output: short-circuit protected and diagnosis
- Over-Temperature-Protection with hysteresis and diagnosis
- Standard SPI-Interface
- Very low current consumption (typ. 20 μA, @ 25 °C) in stand-by (Inhibit) mode
- Over- and Under-Voltage-Lockout
- CMOS/TTL compatible inputs with hysteresis
- No crossover current
- Internal clamp diodes
- Enhanced power P-DSO-Package





P-DSO-28-6 Enhanced Power

| Туре         | Ordering Code | Package    |
|--------------|---------------|------------|
| TLE 5208-6 G | Q67007-A9282  | P-DSO-28-6 |

#### Description

The TLE 5208-6 G is a fully protected **Hex-H**alf-**B**ridge-**D**river designed specifically for automotive and industrial motion control applications. The part is based on the Siemens power technology SPT<sup>®</sup> which allows bipolar and CMOS control circuitry in accordance with DMOS power devices existing on the same monolithic circuitry.

The six low and high side drivers are free configurable and can be controlled separately. Therefore all kind of loads can be combined. In motion control up to 5 actuators (DC-Motors) can be connected to the 6 half-bridge-outputs (cascade configuration). Operation modes forward (cw), reverse (ccw), brake and high impedance are controlled from a standard SPI-Interface. The possibility to control the outputs via software from a central logic, allows limiting the power dissipation. So the standard P-DSO-28-6-package meets the application requirements and saves PCB-Board-space and cost.

Furthermore the build-in features like Over- and Under-Voltage-Lockout, Over-Temperature-Protection and the very low quiescent current in stand-by mode opens a wide range of automotive- and industrial-applications.



Figure 1 Pin Configuration (top view)

### **Pin Definitions and Functions**

| Pin No.    | Symbol          | Function                                                                                                                                                                                                                                           |
|------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | OUTL5           | <b>Low-Side-Output 5</b> ; Power-MOS open drain with internal reverse diode;                                                                                                                                                                       |
|            |                 | no internal clamp diode or active zenering;                                                                                                                                                                                                        |
|            |                 | short-circuit protected and open load controlled.                                                                                                                                                                                                  |
| 2          | OUTH5           | <b>High-Side-Output 5</b> ; Power-MOS open source with internal reverse diode; no internal clamp diode or active zenering;                                                                                                                         |
|            |                 | short-circuit protected and open load controlled.                                                                                                                                                                                                  |
| 3          | OUTH4           | High-Side-Output 4; see pin2.                                                                                                                                                                                                                      |
| 4          | OUTL4           | Low-Side-Output 4; see pin1.                                                                                                                                                                                                                       |
| 5          | Vs              | <b>Power supply</b> ; external connection to pin 10 necessary; needs a blocking capacitor as close as possible to GND; Value: 22 $\mu$ F electrolytic in parallel to 220 nF ceramic.                                                               |
| 6, 7, 8, 9 | GND             | <b>Ground;</b> reference potential; internal connection to pin 20, 21, 22<br>and 23;<br>cooling tab; to reduce thermal resistance; place cooling areas on<br>PCB close to this pins.                                                               |
| 10         | Vs              | Power Supply; see pin 5.                                                                                                                                                                                                                           |
| 11         | OUTL3           | Low-Side-Output 3; see pin1.                                                                                                                                                                                                                       |
| 12         | OUTH3           | High-Side-Output 3; see pin2.                                                                                                                                                                                                                      |
| 13         | OUTH2           | High-Side-Output 2; see pin2.                                                                                                                                                                                                                      |
| 14         | OUTL2           | Low-Side-Output 2; see pin1.                                                                                                                                                                                                                       |
| 15         | OUTH1           | High-Side-Output 1; see pin2.                                                                                                                                                                                                                      |
| 16         | OUTL1           | Low-Side-Output 1; see pin1.                                                                                                                                                                                                                       |
| 17         | INH             | <b>Inhibit input;</b> has an internal pull down;<br>device is switched in standby condition by pulling the INH<br>terminal low.                                                                                                                    |
| 18         | DO              | <b>Serial-Data-Output;</b> this 3-state output transfers diagnosis data to the control device; the output will remain 3-stated unless the device is selected by a low on Chip-Select-Not (CSN); see table at <b>page 8</b> for Diagnosis protocol. |
| 19         | V <sub>cc</sub> | Logic supply voltage; needs a blocking capacitor as close as possible to GND; Value: 10 $\mu$ F electrolytic in parallel to 220 nF ceramic.                                                                                                        |

| Pin No.           | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20, 21,<br>22, 23 | GND    | Ground                                                                                                                                                                                                                                                                                                                                                                                   |
| 24                | CSN    | <b>Chip-Select-Not input</b> ; CSN is an active low input; serial communication is enabled by pulling the CSN terminal low; CSN input should only be transitioned when CLK is low; CSN has an internal active pull up and requires CMOS logic level inputs.                                                                                                                              |
| 25                | CLK    | <b>Serial clock input</b> ; clocks the shiftregister; CLK has an internal active pull down and requires CMOS logic level inputs.                                                                                                                                                                                                                                                         |
| 26                | DI     | Serial data input; receives serial data from the control device;<br>serial data transmitted to DI is an 16-bit control word with the<br>Least Significant Bit (LSB) being transferred first: the input has an<br>active pull down and requires CMOS logic level inputs; DI will<br>accept data on the falling edge of CLK-signal; see table at <b>page 8</b><br>for input data protocol. |
| 27                | OUTL6  | Low-Side-Output 6; see pin1.                                                                                                                                                                                                                                                                                                                                                             |
| 28                | OUTH6  | High-Side-Output 6; see pin2.                                                                                                                                                                                                                                                                                                                                                            |

## Pin Definitions and Functions (cont'd)



### Figure 2 Block Diagram

### **Circuit Description**

Figure 2 shows a block schematic diagram of the module.

There are 6 half-bridge-drivers on the right-hand side. An HS driver and an LS driver are combined to form a half-bridge-driver in each case.

The drivers communicate via the internal data bus with the logic and the other control and monitoring functions: under-voltage (UV), over-voltage (OV), over-temperature (TSD), charge pump and fault detect.

Two connection interfaces are provided for supply to the module: All power drivers are connected to the supply voltage  $V_{s}$ . These are monitored by over-voltage and under-

voltage comparators with hysteresis, so that the correct function can be checked in the application at any time.

The logic is supplied by the  $V_{CC}$  voltage, typ. with 5 V. The  $V_{CC}$  voltage uses an internally generated Power-On Reset (POR) to initialize the module at power-on. The advantage of this system is that information stored in the logic remains intact in the event of short-term failures in the supply voltage  $V_{S}$ . The system can therefore continue to operate following  $V_{S}$  under-voltage, without having to be reprogrammed. The "under-voltage" information is stored, and can be read out via the interface. The same logically applies for over-voltage. "Interference spikes" on  $V_{S}$  are therefore effectively suppressed.

The situation is different in the case of under-voltage on the  $V_{CC}$  connection pin. If this occurs, then the internally stored data is deleted, and the output levels are switched to high-impedance status (tristate). The module is initialized by  $V_{CC}$  following restart (Power-On Reset = POR).

The 16-bit wide programming word or control word (see table at **page 8**) is read in via the DI data input, and this is synchronized with the clock input CLK. The status word appears synchronously at the DO data output (see table at **page 8**).

The transmission cycle begins when the chip is selected with the CSN input (H to L). If the CSN input changes from L to H then the word which has been read-in becomes the control word. The DO output switches to tristate status at this point, thereby releasing the DO bus circuit for other uses.

The INH inhibit input can be used to cut off the complete module. This reduces the current consumption to just a few  $\mu A$ , and results in the loss of any data stored. The output levels are switched to tristate status. The module is reinitialized with the internally generated POR (Power-On Reset) at restart.

This feature allows the use of this module in battery-operated applications (vehicle body control applications).

Every driver block from DRV 1 to 6 contains a low-side driver and a high-side driver. The output connections have been selected so that each HS driver and LS driver pair can be combined to form a half-bridge by short-circuiting adjacent connections. The full flexibility of the configuration can be achieved by dissecting the half-bridges into "quarter-bridges". **Figure 3** shows examples of possible applications.

When commutating inductive loads, the dissipated power peak can be significantly reduced by activating the transistor located parallel to the internal freewheeling diode. A special, integrated "timer" for power ON/OFF times ensures there is no crossover current at the half-bridge.



Figure 3 Configuration Examples for "Quarter Bridges" on the TLE 5208-6 G

#### Input Data Protocol

| -      |                       |
|--------|-----------------------|
| BIT    |                       |
| 15     | OVLO on/off           |
| 14     | not used              |
| 13     | Overcurrent SD on/off |
| 12     | HS-Switch 6           |
| 11     | LS-Switch 6           |
| 10     | HS-Switch 5           |
| 9      | LS-Switch 5           |
| 8      | HS-Switch 4           |
| 7      | LS-Switch 4           |
| 6      | HS-Switch 3           |
| 5      | LS-Switch 3           |
| 4      | HS-Switch 2           |
| 3      | LS-Switch 2           |
| 2      | HS-Switch 1           |
| 1      | LS-Switch 1           |
| 0      | Status Register Reset |
| H = ON | ·                     |
|        |                       |

L = OFF

#### **Diagnosis Data Protocol**

| Diagnoo |                    |
|---------|--------------------|
| BIT     |                    |
| 15      | Power supply fail  |
| 14      | Underload          |
| 13      | Overload           |
| 12      | Status HS-Switch 6 |
| 11      | Status LS-Switch 6 |
| 10      | Status HS-Switch 5 |
| 9       | Status LS-Switch 5 |
| 8       | Status HS-Switch 4 |
| 7       | Status LS-Switch 4 |
| 6       | Status HS-Switch 3 |
| 5       | Status LS-Switch 3 |
| 4       | Status HS-Switch 2 |
| 3       | Status LS-Switch 2 |
| 2       | Status HS-Switch 1 |
| 1       | Status LS-Switch 1 |
| 0       | Temp. Prewarning   |
| H = ON  |                    |

L = OFF

## Fault Result Table

| Fault                                      | DiagBit | Result                                                                             |
|--------------------------------------------|---------|------------------------------------------------------------------------------------|
| Overcurrent (load)                         | 13      | Only the failed output is switched OFF. Function can be deactivated by bit No. 13. |
| Short-circuit to GND (high-side-switch)    | 13      | Only the failed output is switched OFF. Function can be deactivated by bit No. 13. |
| Short-circuit to $V_{s}$ (low-side-switch) | 13      | Only the failed output is switched OFF. Function can be deactivated by bit No. 13. |
| Temperature warning                        | 0       | Reaction of control device needed.                                                 |
| Temperature shut<br>down (SD)              | -       | All outputs OFF.                                                                   |
| Openload                                   | 14      | Reaction of control device needed.                                                 |
| Underload                                  | 14      | Reaction of control device needed.                                                 |
| Under-voltage-<br>lockout (UVLO)           | 15      | All outputs OFF.                                                                   |
| Over-voltage-lockout<br>(OVLO)             | 15      | All outputs OFF.<br>Function can be deactivated by bit No. 15.                     |

H = failure;

L = no failure.

#### **Electrical Characteristics**

#### Absolute Maximum Ratings

| Parameter | Symbol | Limit Values |      | Unit | Remarks |
|-----------|--------|--------------|------|------|---------|
|           |        | min.         | max. |      |         |

#### Voltages

| Supply voltage                              | Vs              | - 0.3 | 40              | V | -                                                    |
|---------------------------------------------|-----------------|-------|-----------------|---|------------------------------------------------------|
| Supply voltage                              | Vs              | - 1   | _               | V | $t < 0.5 \text{ s}; I_{\text{s}} > -2 \text{ A}$     |
| Logic supply voltage                        | V <sub>CC</sub> | - 0.3 | 7               | V | $0 V < V_{\rm S} < 40 V$                             |
| Logic input voltages<br>(DI, CLK, CSN, INH) | $V_1$           | - 0.3 | 7               | V | $0 V < V_{\rm S} < 40 V$<br>$0 V < V_{\rm CC} < 7 V$ |
| Logic output voltage<br>(DO)                | V <sub>DO</sub> | - 0.3 | V <sub>cc</sub> | V | $0 V < V_{\rm S} < 40 V$<br>$0 V < V_{\rm CC} < 7 V$ |

#### Currents

| Output current (cont.) | I <sub>OUT1-6</sub> | _ | _ | A | internal limited; see overcurrent section |
|------------------------|---------------------|---|---|---|-------------------------------------------|
| Output current (peak)  | $I_{\rm OUT1-6}$    | _ | _ | A | internal limited; see overcurrent section |

#### Temperatures

| Junction temperature | Tj           | - 40 | 150 | °C | - |
|----------------------|--------------|------|-----|----|---|
| Storage temperature  | $T_{ m stg}$ | - 50 | 150 | °C | - |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.

## **Operating Range**

| Parameter                               | Symbol          | Limit Values    |                  | Unit | Remarks                                         |
|-----------------------------------------|-----------------|-----------------|------------------|------|-------------------------------------------------|
|                                         |                 | min.            | max.             |      |                                                 |
| Supply voltage                          | Vs              | $V_{\rm UVOFF}$ | 40               | V    | After $V_{\rm S}$ rising above $V_{\rm UV  ON}$ |
| Supply voltage slew rate                | $dV_S/dt$       | -               | 10               | V/µs | -                                               |
| Logic supply voltage                    | V <sub>cc</sub> | 4.75            | 5.5              | V    | -                                               |
| Supply voltage increasing               | Vs              | - 0.3           | $V_{\rm UV  ON}$ | V    | Outputs in tristate                             |
| Supply voltage decreasing               | Vs              | - 0.3           | $V_{\rm UVOFF}$  | V    | Outputs in tristate                             |
| Logic input voltage<br>(DI,CLK,CSN,INH) | V               | - 0.3           | V <sub>cc</sub>  | V    | -                                               |
| SPI clock frequency                     | $f_{CLK}$       | -               | 1                | MHz  | -                                               |
| Junction temperature                    | Tj              | - 40            | 150              | °C   | -                                               |

#### Thermal Resistances

| Junction pin     | $R_{ m thj-pin}$ | _ | 25 | K/W | measured to pin 7 |
|------------------|------------------|---|----|-----|-------------------|
| Junction ambient | $R_{ m thjA}$    | 1 | 65 | K/W | -                 |

#### **Electrical Characteristics**

8 V <  $V_{\rm S}$  < 40 V; 4.75 V <  $V_{\rm CC}$  < 5.25 V; INH = High; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; unless otherwise specified

| Parameter | Symbol | Limit Values |      | Unit | Test Condition |  |
|-----------|--------|--------------|------|------|----------------|--|
|           |        | min.         | typ. | max. |                |  |

#### **Current Consumption**

| Quiescent current    | I <sub>S</sub>  | - | 20  | 50 | μA | INH = Low;<br>$V_s = 13.2 V$                               |
|----------------------|-----------------|---|-----|----|----|------------------------------------------------------------|
| Quiescent current    | Is              | - | 20  | 30 | μA | INH = Low;<br>$V_{\rm S}$ = 13.2 V;<br>$T_{\rm j}$ = 25 °C |
| Logic-Supply current | I <sub>CC</sub> | - | -   | 20 | μA | INH = Low                                                  |
| Logic-Supply current | I <sub>CC</sub> | - | 2.5 | 6  | mA | all HS-Switches<br>ON                                      |
| Supply current       | Is              | _ | 2   | 5  | mA | -                                                          |

#### **Over- and Under-Voltage Lockout**

| UV-Switch-ON voltage  | $V_{\rm UV  ON}$  | -   | 6.5 | 7  | V | $V_{\rm S}$ increasing       |
|-----------------------|-------------------|-----|-----|----|---|------------------------------|
| UV-Switch-OFF voltage | $V_{\rm UVOFF}$   | 5.5 | 6   | -  | V | $V_{\rm S}$ decreasing       |
| UV-ON/OFF-Hysteresis  | $V_{\rm UV  HY}$  | _   | 0.5 | -  | V | $V_{\rm UVON}-V_{\rm UVOFF}$ |
| OV-Switch-OFF voltage | $V_{\rm OV  OFF}$ | 34  | 37  | 40 | V | $V_{\rm S}$ increasing       |
| OV-Switch-ON voltage  | $V_{\rm OV  ON}$  | 28  | 32  | 36 | V | $V_{\rm S}$ decreasing       |
| OV-ON/OFF-Hysteresis  | $V_{\rm OVHY}$    | _   | 5   | -  | V | $V_{\rm OVOFF}-V_{\rm OVON}$ |

8 V <  $V_{\rm S}$  < 40 V; 4.75 V <  $V_{\rm CC}$  < 5.25 V; INH = High; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; unless otherwise specified

| Parameter | Symbol | Limit Values |      | Unit | Test Condition |  |
|-----------|--------|--------------|------|------|----------------|--|
|           |        | min.         | typ. | max. |                |  |

#### Outputs OUTH1-6 and OUTL1-6

#### Static Drain-Source-On Resistance

| Source (High-Side)<br>$I_{OUT} = -0.5 \text{ A}$ | R <sub>DS ON H</sub> | - | 1 | 1.5 | Ω | 8 V < $V_{\rm S}$ < 40 V<br>$T_{\rm j}$ = 25 °C                                     |
|--------------------------------------------------|----------------------|---|---|-----|---|-------------------------------------------------------------------------------------|
|                                                  |                      |   | _ | 2.5 | Ω | 8 V < $V_{\rm S}$ < 40 V                                                            |
|                                                  |                      |   | 2 | -   | Ω | $V_{\text{S OFF}} < V_{\text{S}} \le 8 \text{ V}$<br>$T_{\text{j}} = 25 \text{ °C}$ |
|                                                  |                      |   | _ | 4   | Ω | $V_{\rm SOFF}$ < $V_{\rm S}$ $\leq$ 8 V                                             |
| Sink (Low-Side)<br>I <sub>OUT</sub> = 0.5 A      | R <sub>ds on L</sub> | - | 1 | 1.5 | Ω | 8 V < $V_{\rm S}$ < 40 V<br>$T_{\rm j}$ = 25 °C                                     |
|                                                  |                      |   | _ | 2.5 | Ω | 8 V < $V_{\rm S}$ < 40 V                                                            |
|                                                  |                      |   | 2 | _   | Ω | $V_{\text{S OFF}} < V_{\text{S}} \le 8 \text{ V}$<br>$T_{\text{j}} = 25 \text{ °C}$ |
|                                                  |                      |   | _ | 4   | Ω | $V_{\rm SOFF}$ < $V_{\rm S}$ $\leq$ 8 V                                             |

#### Leakage Current

| Source-Output-Stage 1 to 6 | $I_{QLH}$ | - 1 | _ | _ | mA | $V_{\text{OUTH1-6}} = 0 \text{ V}$ |
|----------------------------|-----------|-----|---|---|----|------------------------------------|
| Sink-Output-Stage 1 to 6   | $I_{QLL}$ | 1   | _ | 1 | mA | $V_{\rm OUTL1-6} = V_{\rm S}$      |

#### Overcurrent

| Source shutdown threshold | I <sub>SDU</sub> | - 2 | - 1.5 | - 1 | А  | -               |
|---------------------------|------------------|-----|-------|-----|----|-----------------|
| Sink shutdown threshold   | I <sub>SDL</sub> | 1   | 1.5   | 2   | А  | -               |
| Current limit             | I <sub>OCL</sub> | -   | 3     | 5   | А  | sink and source |
| Shutdown delay time       | $t_{\rm dSD}$    | 25  | 50    | 80  | μs | sink and source |

8 V <  $V_{\rm S}$  < 40 V; 4.75 V <  $V_{\rm CC}$  < 5.25 V; INH = High; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; unless otherwise specified

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

#### **Open Circuit**

| Detection current | I <sub>OCD</sub> | 10  | 40  | 100 | mA | - |
|-------------------|------------------|-----|-----|-----|----|---|
| Delay time        | t <sub>dOC</sub> | 200 | 350 | 500 | μs | _ |

#### Delay Time from Stand-by to Data In

| Setup time | t <sub>set</sub> | _ | _ | 100 | μs | _ |
|------------|------------------|---|---|-----|----|---|
|------------|------------------|---|---|-----|----|---|

#### Output Delay Times; $V_s = 13.2 \text{ V}$ ; $R_{\text{Load}} = 25 \Omega$ (device not in stand-by for t > 1 ms)

| Source ON  | t <sub>d ON H</sub>  | - | 5 | 20 | μs | _                                          |
|------------|----------------------|---|---|----|----|--------------------------------------------|
| Source OFF | t <sub>d OFF Н</sub> | - | 4 | 20 | μs | -                                          |
| Sink ON    | t <sub>d ON L</sub>  | - | 6 | 30 | μs | -                                          |
| Sink OFF   | t <sub>d OFF L</sub> | - | 2 | 10 | μs | -                                          |
| Dead time  | t <sub>D HL</sub>    | 1 | - | -  | μs | $t_{\rm d \ ON \ L} - t_{\rm d \ OFF \ H}$ |
| Dead time  | t <sub>D LH</sub>    | 1 | - | -  | μs | $t_{\rm d \ ON \ H} - t_{\rm d \ OFF \ L}$ |

#### **Output Switching Times**; $V_s = 13.2 \text{ V}$ ; $R_{\text{Load}} = 25 \Omega$ (device not in stand-by for t > 1 ms)

| Source ON  | t <sub>on H</sub>  | _ | 6   | 30 | μs | - |
|------------|--------------------|---|-----|----|----|---|
| Source OFF | t <sub>OFF H</sub> | - | 1   | 5  | μs | - |
| Sink ON    | t <sub>on L</sub>  | - | 2.5 | 10 | μs | - |
| Sink OFF   | t <sub>OFF L</sub> | _ | 1   | 5  | μs | - |

#### **Clamp Diodes Forward Voltage**

| Upper | $V_{\rm FU}$ | _ | 1 | 1.5 | V | <i>I</i> <sub>F</sub> = 0.5 A |
|-------|--------------|---|---|-----|---|-------------------------------|
| Lower | $V_{\rm FL}$ | _ | 1 | 1.5 | V | $I_{\rm F} = 0.5 {\rm A}$     |

8 V <  $V_{\rm S}$  < 40 V; 4.75 V <  $V_{\rm CC}$  < 5.25 V; INH = High; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; unless otherwise specified

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

#### Inhibit Input

| H-input voltage threshold   | $V_{IH}$  | _   | _   | 0.7 | V <sub>CC</sub> | -                                 |
|-----------------------------|-----------|-----|-----|-----|-----------------|-----------------------------------|
| L-input voltage threshold   | $V_{IL}$  | 0.2 | -   | -   | $V_{\rm CC}$    | -                                 |
| Hysteresis of input voltage | $V_{IHY}$ | 50  | 200 | 500 | mV              | -                                 |
| Pull down current           | $I_1$     | 10  | 25  | 50  | μA              | $V_{\rm I}$ = 0.2 × $V_{\rm CC}$  |
| Input capacitance           | $C_1$     | -   | 10  | 15  | pF              | 0 V < V <sub>CC</sub><br>< 5.25 V |

#### **SPI-Interface**

#### Logic Inputs DI, CLK and CSN

|                                            | 17                |      |      | 07   | <b>T</b> 7  |                                          |
|--------------------------------------------|-------------------|------|------|------|-------------|------------------------------------------|
| H-input voltage threshold                  | $V_{IH}$          | —    | -    | 0.7  | $V_{CC}$    | -                                        |
| L-input voltage threshold                  | $V_{IL}$          | 0.2  | _    | _    | $V_{ m CC}$ | -                                        |
| Hysteresis of input voltage                | $V_{IHY}$         | 50   | 200  | 500  | mV          | -                                        |
| Pull up current at pin CSN                 | I <sub>ICSN</sub> | - 50 | - 25 | - 10 | μA          | $V_{\rm CSN}$ = 0.7 × $V_{\rm CC}$       |
| Pull down current at pin DI                | $I_{\rm IDI}$     | 10   | 25   | 50   | μA          | $V_{\rm DI}$ = 0.2 × $V_{\rm CC}$        |
| Pull down current at pin CLK               | I <sub>ICLK</sub> | 10   | 25   | 50   | μA          | $V_{\rm CLK}$ = 0.2 $	imes$ $V_{\rm CC}$ |
| Input capacitance<br>at pin CSN, DI or CLK | Cı                | -    | 10   | 15   | pF          | 0 V < V <sub>CC</sub><br>< 5.25 V        |

#### Logic Output DO

| H-output voltage level   | $V_{DOH}$         | V <sub>cc</sub><br>- 1.0 | V <sub>CC</sub><br>- 0.7 | _   | V  | $I_{\rm DOH}$ = 1 mA                                         |
|--------------------------|-------------------|--------------------------|--------------------------|-----|----|--------------------------------------------------------------|
| L-output voltage level   | $V_{\rm DOL}$     | _                        | 0.2                      | 0.4 | V  | $I_{\rm DOL} = -1.6  {\rm mA}$                               |
| Tristate leakage current | I <sub>DOLK</sub> | - 10                     | _                        | 10  | μA | $V_{\rm CSN} = V_{\rm CC}$ $0 \ V < V_{\rm DO} < V_{\rm CC}$ |

8 V <  $V_{\rm S}$  < 40 V; 4.75 V <  $V_{\rm CC}$  < 5.25 V; INH = High; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; unless otherwise specified

| Parameter                  | Symbol       | Limit Values |      |      | Unit | Test Condition                    |
|----------------------------|--------------|--------------|------|------|------|-----------------------------------|
|                            |              | min.         | typ. | max. |      |                                   |
| Tristate input capacitance | $C_{\rm DO}$ | _            | 10   | 15   | pF   | $V_{\rm CSN} = V_{\rm CC}$        |
|                            |              |              |      |      |      | 0 V < V <sub>CC</sub><br>< 5.25 V |

#### **Data Input Timing**

| Clock period                                     | t <sub>pCLK</sub> | 1000 | - | -   | ns | - |
|--------------------------------------------------|-------------------|------|---|-----|----|---|
| Clock high time                                  | t <sub>CLKH</sub> | 500  | _ | _   | ns | - |
| Clock low time                                   | t <sub>CLKL</sub> | 500  | _ | _   | ns | - |
| Clock low before CSN low                         | t <sub>bef</sub>  | 500  | _ | _   | ns | - |
| CSN setup time                                   | t <sub>lead</sub> | 500  | _ | _   | ns | _ |
| CLK setup time                                   | t <sub>lag</sub>  | 500  | _ | _   | ns | _ |
| Clock low after CSN high                         | t <sub>beh</sub>  | 500  | _ | _   | ns | - |
| DI setup time                                    | t <sub>DISU</sub> | 250  | _ | _   | ns | - |
| DI hold time                                     | t <sub>DIHO</sub> | 250  | _ | _   | ns | - |
| Input signal rise time<br>at pin DI, CLK and CSN | t <sub>rIN</sub>  | -    | _ | 200 | ns | - |
| Input signal fall time<br>at pin DI, CLK and CSN | t <sub>fIN</sub>  | -    | _ | 200 | ns | - |

#### Data Output Timing

| DO rise time    | t <sub>rDO</sub>   | - | 50  | 100 | ns | <i>C</i> <sub>L</sub> = 100 pF                                                                  |
|-----------------|--------------------|---|-----|-----|----|-------------------------------------------------------------------------------------------------|
| DO fall time    | t <sub>fDO</sub>   | - | 50  | 100 | ns | <i>C</i> <sub>L</sub> = 100 pF                                                                  |
| DO enable time  | t <sub>ENDO</sub>  | _ | _   | 250 | ns | low impedance                                                                                   |
| DO disable time | t <sub>DISDO</sub> | - | -   | 250 | ns | high impedance                                                                                  |
| DO valid time   | t <sub>VADO</sub>  | - | 100 | 250 | ns | $V_{\rm DO} < 0.1 V_{\rm CC};$<br>$V_{\rm DO} > 0.9 V_{\rm CC};$<br>$C_{\rm L} = 100  {\rm pF}$ |

8 V <  $V_{\rm S}$  < 40 V; 4.75 V <  $V_{\rm CC}$  < 5.25 V; INH = High; all outputs open; – 40 °C <  $T_{\rm j}$  < 150 °C; unless otherwise specified

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

#### **Thermal Prewarning and Shutdown**

| Thermal prewarning junction temperature | $T_{\rm jPW}$                 | 120  | 145  | 170 | °C | - |
|-----------------------------------------|-------------------------------|------|------|-----|----|---|
| Temperature prewarning hysteresis       | $\Delta T$                    | -    | 30   | -   | К  | - |
| Thermal shutdown junction temperature   | $T_{\rm jSD}$                 | 150  | 175  | 200 | °C | - |
| Thermal switch-on junction temperature  | $T_{\rm jSO}$                 | 120  | -    | 170 | °C | - |
| Temperature shutdown hysteresis         | $\Delta T$                    | -    | 30   | -   | К  | - |
| Ratio of SD to PW<br>temperature        | $T_{\rm jSD}$ / $T_{\rm jPW}$ | 1.05 | 1.20 | -   | -  | - |

## **Timing Diagrams**



Figure 4 Data Transfer Timing







Figure 6 Turn OFF/ON Time



Figure 7 DO Valid Data Delay Time and Valid Time



Figure 8 DO Enable and Disable Time



Figure 9 Application Circuit

#### Package Outlines



Sorts of Packing

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm